

# Ultralow Power, Rail-to-Rail Output Operational Amplifiers

## OP281/0P481

#### **FEATURES**

Low Supply Current:  $4 \mu A/Amplifier Max$  Single-Supply Operation: 2.7 V to 12 V

Wide Input Voltage Range Rail-to-Rail Output Swing Low Offset Voltage: 1.5 mV No Phase Reversal

APPLICATIONS
Comparator
Battery-Powered Instrumentation
Safety Monitoring
Remote Sensors
Low Voltage Strain Gage Amplifiers

#### GENERAL DESCRIPTION

The OP281 and OP481 are dual and quad ultralow power, single-supply amplifiers featuring rail-to-rail outputs. Each operates from supplies as low as 2.0 V and are specified at +3 V and +5 V single supply as well as  $\pm 5$  V dual supplies.

Fabricated on Analog Devices' CBCMOS process, the OP281/OP481 features a precision bipolar input and an output that swings to within millivolts of the supplies and continues to sink or source current all the way to the supplies.

Applications for these amplifiers include safety monitoring, portable equipment, battery and power supply control, and signal conditioning and interfacing for transducers in very low power systems.

The output's ability to swing rail-to-rail and not increase supply current, when the output is driven to a supply voltage, enables the OP281/OP481 to be used as comparators in very low power systems. This is enhanced by their fast saturation recovery time. Propagation delays are  $250 \, \mu s$ .

The OP281/OP481 are specified over the extended industrial temperature range (–40°C to +85°C). The OP281 dual amplifier is available in 8-lead SOIC surface-mount and TSSOP packages. The OP481 quad amplifier is available in narrow 14-lead SOIC and TSSOP packages.

#### PIN CONFIGURATIONS



NOTE: PIN ORIENTATION IS EQUIVALENT FOR EACH PACKAGE VARIATION

#### REV. B

# OP281/OP481-SPECIFICATIONS

## $\pmb{ELECTRICAL\ SPECIFICATIONS}\ (@\ V_S=3.0\ V,\ V_{CM}=1.5\ V,\ T_A=25^{\circ}C,\ unless\ otherwise\ noted.*)}$

| Parameter                                                                                                            | Symbol                                                 | Condition                                                                                                                                                                                                                                           | Min          | Тур                              | Max        | Unit                                        |
|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------|------------|---------------------------------------------|
| INPUT CHARACTERISTICS<br>Offset Voltage                                                                              | Vos                                                    | Note 1<br>$-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$                                                                                                                                                                     |              |                                  | 1.5<br>2.5 | mV<br>mV                                    |
| Input Bias Current<br>Input Offset Current                                                                           | $egin{array}{c} I_{B} \ I_{OS} \end{array}$            | $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$<br>$-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$<br>$-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$                                                                       |              | 3<br>0.1                         | 10<br>7    | nA<br>nA                                    |
| Input Voltage Range<br>Common-Mode Rejection Ratio                                                                   | CMRR                                                   | $V_{CM} = 0 \text{ V to } 2.0 \text{ V},$                                                                                                                                                                                                           | 0            | 0.5                              | 2          | V                                           |
| Large Signal Voltage Gain                                                                                            | A <sub>VO</sub>                                        | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$<br>$\text{R}_{\text{L}} = 1 \text{ M}\Omega, \text{ V}_{\text{O}} = 0.3 \text{ V to } 2.7 \text{ V}$<br>$-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | 65<br>5<br>2 | 95<br>13                         |            | dB<br>V/mV<br>V/mV                          |
| Offset Voltage Drift<br>Bias Current Drift<br>Offset Current Drift                                                   | $\Delta V_{OS}/DT$ $\Delta I_B/DT$ $\Delta I_{OS}/DT$  | 10 0 2 1 1 2 1 0 3 0                                                                                                                                                                                                                                |              | 10<br>20<br>2                    |            | μV/°C<br>pA/°C<br>pA/°C                     |
| OUTPUT CHARACTERISTICS Output Voltage High                                                                           | V <sub>OH</sub>                                        | $R_L = 100 \text{ k}\Omega \text{ to GND},$                                                                                                                                                                                                         | 2,925        | 2.96                             |            | V                                           |
| Output Voltage Low                                                                                                   | V <sub>OL</sub>                                        | $-40^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ +85°C<br>R <sub>L</sub> = 100 kΩ to V+,<br>$-40^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ +85°C                                                                                                          | 2.925        | 2.96                             | 75         | mV                                          |
| Short Circuit Limit                                                                                                  | $I_{SC}$                                               |                                                                                                                                                                                                                                                     |              | ±1.1                             |            | mA                                          |
| POWER SUPPLY Power Supply Rejection Ratio                                                                            | PSRR                                                   | $V_S = 2.7 \text{ V to } 12 \text{ V},$<br>-40°C \le T_A \le +85°C                                                                                                                                                                                  | 76           | 95                               |            | dB                                          |
| Supply Current/Amplifier                                                                                             | I <sub>SY</sub>                                        | $V_{O} = 0 V$ $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                                                                                                                                                                                             |              | 3                                | 4<br>5     | μA<br>μA                                    |
| DYNAMIC PERFORMANCE Slew Rate Turn On Time Turn On Time Saturation Recovery Time Gain Bandwidth Product Phase Margin | SR<br>GBP<br>фо                                        | $R_{L} = 100 \text{ k}\Omega, C_{L} = 50 \text{ pF}$<br>$A_{V} = 1, V_{O} = 1$<br>$A_{V} = 20, V_{O} = 1$                                                                                                                                           |              | 25<br>40<br>50<br>65<br>95<br>70 |            | V/ms  µs  µs  µs  kHz  Degrees              |
| NOISE PERFORMANCE Voltage Noise Voltage Noise Density Current Noise Density                                          | e <sub>n</sub> p-p<br>e <sub>n</sub><br>i <sub>n</sub> | 0.1 Hz to 10 Hz<br>f = 1 kHz                                                                                                                                                                                                                        |              | 10<br>75<br><1                   |            | $\mu V p-p \\ nV/\sqrt{Hz} \\ pA/\sqrt{Hz}$ |

 $<sup>^{*}</sup>V_{OS}$  is tested under a no load condition.

-2- REV. B

Specifications subject to change without notice.

## **ELECTRICAL SPECIFICATIONS** (@ $V_S = 5.0$ V, $V_{CM} = 2.5$ V, $T_A = 25$ °C, unless otherwise noted.\*)

| Parameter                             | Symbol             | Condition                                                             | Min   | Typ      | Max | Unit           |
|---------------------------------------|--------------------|-----------------------------------------------------------------------|-------|----------|-----|----------------|
| INPUT CHARACTERISTICS Offset Voltage  | Vos                | Note 1                                                                |       | 0.1      | 1.5 | mV             |
| o note volume                         | . 03               | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ |       | 0.1      | 2.5 | mV             |
| Input Bias Current                    | $I_{\mathrm{B}}$   | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ |       | 3        | 10  | nA             |
| Input Offset Current                  | I <sub>OS</sub>    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ |       | 0.1      | 7   | nA             |
| Input Voltage Range                   |                    | 11                                                                    | 0     |          | 4   | V              |
| Common-Mode Rejection Ratio           | CMRR               | $V_{CM} = 0 \text{ V to } 4.0 \text{ V},$                             |       |          |     |                |
| ,                                     |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | 65    | 90       |     | dB             |
| Large Signal Voltage Gain             | A <sub>VO</sub>    | $R_L = 1 \text{ M}\Omega$ , $V_O = 0.5 \text{ V}$ to 4.5 V            | 5     | 15       |     | V/mV           |
|                                       |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | 2     |          |     | V/mV           |
| Offset Voltage Drift                  | $\Delta V_{OS}/DT$ | −40°C to +85°C                                                        |       | 10       |     | μV/°C          |
| Bias Current Drift                    | $\Delta I_{B}/DT$  |                                                                       |       | 20       |     | pA/°C          |
| Offset Current Drift                  | $\Delta I_{OS}/DT$ |                                                                       |       | 2        |     | pA/°C          |
| OUTPUT CHARACTERISTICS                |                    |                                                                       |       |          |     |                |
| Output Voltage High                   | V <sub>OH</sub>    | $R_{\rm L} = 100 \text{ k}\Omega \text{ to GND},$                     |       |          |     |                |
| output voltage High                   | V OH               | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | 4.925 | 4.96     |     | V              |
| Output Voltage Low                    | $V_{OL}$           | $R_{\rm L} = 100 \mathrm{k}\Omega$ to V+,                             |       |          |     |                |
| 1 0                                   | OE                 | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ |       | 25       | 75  | mV             |
| Short Circuit Limit                   | $I_{SC}$           |                                                                       |       | ±3.5     |     | mA             |
| POWER SUPPLY                          |                    |                                                                       |       |          |     |                |
| Power Supply Rejection Ratio          | PSRR               | $V_S = 2.7 \text{ V to } 12 \text{ V},$                               |       |          |     |                |
| , , , , , , , , , , , , , , , , , , , |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | 76    | 95       |     | dB             |
| Supply Current/Amplifier              | I <sub>SY</sub>    | $V_{O} = 0 V$                                                         |       | 3.2      | 4   | μA             |
|                                       |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ |       |          | 5   | μA             |
| DYNAMIC PERFORMANCE                   |                    |                                                                       |       |          |     |                |
| Slew Rate                             | SR                 | $R_{I_1} = 100 \text{ k}\Omega, C_{I_2} = 50 \text{ pF}$              |       | 27       |     | V/ms           |
| Saturation Recovery Time              |                    | R <sub>L</sub> = 100 R22, G <sub>L</sub> = 30 p1                      |       | 120      |     | us             |
| Gain Bandwidth Product                | GBP                |                                                                       |       | 100      |     | kHz            |
| Phase Margin                          | φο                 |                                                                       |       | 74       |     | Degrees        |
|                                       | 70                 |                                                                       |       |          |     | 2001000        |
| NOISE PERFORMANCE                     |                    |                                                                       |       | 10       |     |                |
| Voltage Noise                         | e <sub>n</sub> p-p | 0.1 Hz to 10 Hz                                                       |       | 10       |     | μV p-p         |
| Voltage Noise Density                 | e <sub>n</sub>     | f = 1  kHz                                                            |       | 75<br>-1 |     | $nV/\sqrt{Hz}$ |
| Current Noise Density                 | 1 <sub>n</sub>     |                                                                       |       | <1       |     | pA/√Hz         |

 $<sup>{}^{*}</sup>V_{OS}$  is tested under a no load condition.

REV. B -3-

Specifications subject to change without notice.

## **ELECTRICAL SPECIFICATIONS** (@ $V_S = \pm 5.0 \text{ V}, T_A = +25^{\circ}\text{C}$ , unless otherwise noted.\*)

| Parameter                    | Symbol             | Condition                                                              | Min         | Typ        | Max | Unit               |
|------------------------------|--------------------|------------------------------------------------------------------------|-------------|------------|-----|--------------------|
| INPUT CHARACTERISTICS        |                    |                                                                        |             |            |     |                    |
| Offset Voltage               | Vos                | Note 1                                                                 |             | 0.1        | 1.5 | mV                 |
|                              |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  |             |            | 2.5 | mV                 |
| Input Bias Current           | $I_{\rm B}$        | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  |             | 3          | 10  | nA                 |
| Input Offset Current         | I <sub>OS</sub>    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  |             | 0.1        | 7   | nA                 |
| Input Voltage Range          |                    |                                                                        | <b> </b> -5 |            | +4  | V                  |
| Common-Mode Rejection        | CMRR               | $V_{CM} = -5.0 \text{ V to } +4.0 \text{ V},$                          |             |            |     |                    |
|                              |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  | 65          | 95         |     | dB                 |
| Large Signal Voltage Gain    | A <sub>VO</sub>    | $R_{\rm L} = 1 \ {\rm M}\Omega,  {\rm V}_{\rm O} = \pm 4.0 \ {\rm V},$ | 5           | 13         |     | V/mV               |
|                              |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  | 2           |            |     | V/mV               |
| Offset Voltage Drift         | $\Delta V_{OS}/DT$ | −40°C to +85°C                                                         |             | 10         |     | μV/°C              |
| Bias Current Drift           | $\Delta I_B/DT$    |                                                                        |             | 20         |     | pA/°C              |
| Offset Current Drift         | $\Delta I_{OS}/DT$ |                                                                        |             | 2          |     | pA/°C              |
| OUTPUT CHARACTERISTICS       |                    |                                                                        |             |            |     |                    |
| Output Voltage Swing         | $V_{o}$            | $R_{\rm L} = 100 \text{ k}\Omega \text{ to GND},$                      |             |            |     |                    |
| , I                          |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  | ±4.925      | $\pm 4.98$ |     | V                  |
| Short Circuit Limit          | I <sub>SC</sub>    |                                                                        |             | 12         |     | mA                 |
| POWER SUPPLY                 |                    |                                                                        |             |            |     |                    |
| Power Supply Rejection Ratio | PSRR               | $V_S = \pm 1.35 \text{ V to } \pm 6 \text{ V},$                        |             |            |     |                    |
| ,                            |                    | $-40$ °C $\leq T_A \leq +85$ °C                                        | 76          | 95         |     | dB                 |
| Supply Current/Amplifier     | $I_{SY}$           | $V_O = 0 V$                                                            |             | 3.3        | 5   | μA                 |
| 11.7                         |                    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  |             |            | 6   | μA                 |
| DYNAMIC PERFORMANCE          |                    |                                                                        |             |            |     |                    |
| Slew Rate                    | ±SR                | $R_{L} = 100 \text{ k}\Omega, C_{L} = 50 \text{ pF}$                   |             | 28         |     | V/ms               |
| Gain Bandwidth Product       | GBP                | L J J L J F                                                            |             | 105        |     | kHz                |
| Phase Margin                 | фо                 |                                                                        |             | 75         |     | Degrees            |
| NOISE PERFORMANCE            |                    |                                                                        |             |            |     |                    |
| Voltage Noise                | e <sub>n</sub> p-p | 0.1 Hz to 10 Hz                                                        |             | 10         |     | μV p-p             |
| Voltage Noise Density        | e <sub>n</sub>     | f = 1  kHz                                                             |             | 85         |     | $nV/\sqrt{Hz}$     |
| Voltage Noise Density        | e <sub>n</sub>     | f = 10  kHz                                                            |             | 75         |     | $nV/\sqrt{Hz}$     |
| Current Noise Density        | i <sub>n</sub>     |                                                                        |             | <1         |     | pA/√ <del>Hz</del> |

 $<sup>^{*}</sup>V_{OS}$  is tested under a no load condition.

-4- REV. B

Specifications subject to change without notice.

#### **ABSOLUTE MAXIMUM RATINGS\***

| Supply Voltage                                   |
|--------------------------------------------------|
| Input Voltage GND to $V_S$ + 10 $V_S$            |
| Differential Input Voltage ±3.5 V                |
| Output Short-Circuit Duration to GND Indefinite  |
| Storage Temperature Range65°C to +150°C          |
| Operating Temperature Range40°C to +85°C         |
| Junction Temperature Range65°C to +150°C         |
| Lead Temperature Range (Soldering, 60 sec) 300°C |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposures to absolute maximum rating conditions for extended periods may affect device reliability.

| Package Type        | $\theta_{JA}^*$ | $\theta_{ m JC}$ | Unit |
|---------------------|-----------------|------------------|------|
| 8-Lead SOIC (R)(S)  | 158             | 43               | °C/W |
| 8-Lead TSSOP (RU)   | 240             | 43               | °C/W |
| 14-Lead SOIC (R)(S) | 120             | 36               | °C/W |
| 14-Lead TSSOP (RU)  | 240             | 43               | °C/W |

 $<sup>^*\</sup>theta_{JA}$  is specified for the worst-case conditions, i.e.,  $\theta_{JA}$  is specified for device soldered in circuit board for TSSOP and SOIC packages.

#### **ORDERING GUIDE**

| Model    | Temperature    | Package       | Package |
|----------|----------------|---------------|---------|
|          | Range          | Description   | Option  |
| OP281GS  | -40°C to +85°C | 8-Lead SOIC   | R-8     |
| OP281GRU | -40°C to +85°C | 8-Lead TSSOP  | RU-8    |
| OP481GS  | -40°C to +85°C | 14-Lead SOIC  | R-14    |
| OP481GRU | -40°C to +85°C | 14-Lead TSSOP | RU-14   |

#### CAUTION \_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the OP281/OP481 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. B –5–

## **OP281/OP481—Typical Performance Characteristics**



TPC 1. Input Offset Voltage Distribution



TPC 2. Input Offset Voltage Distribution



TPC 3. Input Offset Voltage vs. Temperature



TPC 4. Input Bias Current vs. Temperature



TPC 5. Input Bias Current vs. Common-Mode Voltage



TPC 6. Input Offset Current vs. Temperature



TPC 7. Output Voltage to Supply Rail vs. Load Current



TPC 8. Output Voltage to Supply Rail vs. Load Current



TPC 9. Output Voltage to Supply Rail vs. Load Current

-6- REV. B



TPC 10. Open-Loop Gain and Phase vs. Frequency



TPC 11. Open-Loop Gain and Phase vs. Frequency



TPC 12. Open-Loop Gain and Phase vs. Frequency



TPC 13. Open-Loop Gain and Phase vs. Frequency



TPC 14. Closed-Loop Gain vs. Frequency



TPC 15. Voltage Noise Density vs. Frequency



TPC 16. CMRR vs. Frequency



TPC 17. PSRR vs. Frequency



TPC 18. Small Signal Overshoot vs. Load Capacitance

REV. B -7-



TPC 19. Maximum Output Swing vs. Frequency



TPC 20. Maximum Output Swing vs. Frequency



TPC 21. Supply Current/Amplifier vs. Temperature



TPC 22. Supply Current/Amplifier vs. Temperature



TPC 23. Supply Current/Amplifier vs. Supply Voltage



TPC 24. Small Signal Transient Response



TPC 25. Small Signal Transient Response



TPC 26. Large Signal Transient Response



TPC 27. Large Signal Transient Response

-8- REV. B



TPC 28. No Phase Reversal



TPC 29. Saturation Recovery Time



TPC 30. Saturation Recovery Time



TPC 31. Channel Separation vs. Frequency

REV. B –9–

#### **APPLICATIONS**

#### Theory of Operation

The OPx81 family of op amps is comprised of extremely low powered, rail-to-rail output amplifiers, requiring less than  $4\,\mu A$  of quiescent current per amplifier. Many other competitors' devices may be advertised as low supply current amplifiers but draw significantly more current as the outputs of these devices are driven to a supply rail. The OPx81's supply current remains under  $4\,\mu A$  even with the output driven to either supply rail. Supply currents should meet the specification as long as the inputs and outputs remain within the range of the power supplies.

Figure 1 shows a simplified schematic of a single channel for the OPx81. A bipolar differential pair is used in the input stage. PNP transistors are used to allow the input stage to remain linear with the common-mode range extending to ground. This is an important consideration for single-supply applications. The bipolar front end also contributes less noise than a MOS front end with only nano-amps of bias currents. The output of the op amp consists of a pair of CMOS transistors in a common source configuration. This setup allows the output of the amplifier to swing to within millivolts of either supply rail. The headroom required by the output stage is limited by the amount of current being driven into the load. The lower the output current, the closer the output can go to either supply rail. TPCs 7, 8, and 9 show the output voltage headroom versus load current. This behavior is typical of rail-to-rail output amplifiers.



Figure 1. Simplified Schematic of a Single OPx81 Channel

#### Input Overvoltage Protection

The input stage to the OPx81 family of op amps consists of a PNP differential pair. If the base voltage of either of these input transistors drops to more than 0.6 V below the negative supply, the input ESD protection diodes will become forward biased, and large currents will begin to flow. In addition to possibly damaging the device, this will create a phase reversal effect at the output. To prevent these effects from happening, the input current should be limited to less than 0.5 mA.

This can be done quite easily by placing a resistor in series with the input to the device. The size of the resistor should be proportional to the lowest possible input signal excursion and can be found using the following formula:

$$R = \frac{V_{EE} - V_{IN, MIN}}{0.5 \times 10^{-3}}$$

where

 $V_{EE}$  is the negative power supply for the amplifier.  $V_{IN.\,MIN}$  is the lowest input voltage excursion expected.

For example, a single channel of the OPx81 is to be used with a single-supply voltage of +5 V where the input signal could possibly go as low as -1 V. Because the amplifier is powered from a single supply,  $V_{\rm EE}$  is ground, so the necessary series resistance should be  $2~{\rm k}\Omega$ .

#### Input Offset Voltage

The OPx81 family of op amps was designed for low offset voltages less than 1 mV.



Figure 2. Single OPx81 Channel Configured as a Difference Amplifier Operating at  $V_{CM} < 0 \text{ V}$ 

#### Input Common-Mode Voltage Range

The OPx81 is rated with an input common-mode voltage range from  $V_{EE}$  to 1 V under  $V_{CC}$ . However, the op amp can still operate even with a common-mode voltage that is slightly *less* than  $V_{EE}$ . Figure 2 shows a single OPx81 channel configured as a difference amplifier with a single-supply voltage of 3 V. Negative dc voltages are applied at both input terminals creating a common-mode voltage that is less than ground. A 400 mV p-p input signal is then applied to the noninverting input. Figure 3 shows the input and output waves. Notice how the output of the amplifier also drops slightly *negative* without distortion.



Figure 3. Input and Output Signals with  $V_{CM} < 0 V$ 

–10– REV. B

#### **Capacitive Loading**

Most low supply current amplifiers have difficulty driving capacitive loads due to the higher currents required from the output stage for such loads. Higher capacitance at the output will increase the amount of overshoot and ringing in the amplifier's step response and could even affect the stability of the device. However, through careful design of the output stage and its high phase margin, the OPx81 family can tolerate some degree of capacitive loading. Figure 4 shows the step response of a single channel with a 10 nF capacitor connected at the output. Notice that the overshoot of the output does not exceed more than 10% with such a load, even with a supply voltage of only 3 V.



Figure 4. Ringing and Overshoot of the Output of the Amplifier

#### Micropower Reference Voltage Generator

Many single-supply circuits are configured with the circuit biased to 1/2 of the supply voltage. In these cases, a false ground reference can be created by using a voltage divider buffered by an amplifier. Figure 5 shows the schematic for such a circuit.

The two 1  $M\Omega$  resistors generate the reference voltage while drawing only 1.5  $\mu A$  of current from a 3 V supply. A capacitor connected from the inverting terminal to the output of the op amp provides compensation to allow for a bypass capacitor to be connected at the reference output. This bypass capacitor helps to establish an ac ground for the reference output. The entire reference generator draws less than 5  $\mu A$  from a 3 V supply source.



Figure 5. Single Channel Configured as a Micropower Bias Voltage Generator

#### Window Comparator

The extremely low power supply current demands of the OPx81 family make it ideal for use in long-life battery-powered applications such as a monitoring system. Figure 6 shows a circuit that uses the OP281 as a window comparator.



Figure 6. Using the OP281 as a Window Comparator

The threshold limits for the window are set by V<sub>H</sub> and V<sub>L</sub>, provided that  $V_H > V_L$ . The output of A1 will stay at the negative rail, in this case ground, as long as the input voltage is less than V<sub>H</sub>. Similarly, the output of A2 will stay at ground as long the input voltage is higher than V<sub>L</sub>. As long as V<sub>IN</sub> remains between V<sub>L</sub> and V<sub>H</sub>, the outputs of both op amps will be 0 V. With no current flowing in either D1 or D2, the base of Q1 will stay at ground, putting the transistor in cutoff and forcing V<sub>OUT</sub> to the positive supply rail. If the input voltage rises above V<sub>H</sub>, the output of A2 stays at ground, but the output of A1 will go to the positive rail, and D1 will conduct current. This creates a base voltage that will turn on Q1 and drive  $V_{OUT}$  low. The same condition occurs if V<sub>IN</sub> falls below V<sub>L</sub> with A2's output going high, and D2 conducting current. Therefore, V<sub>OUT</sub> will be high if the input voltage is between V<sub>L</sub> and V<sub>H</sub>, and V<sub>OUT</sub> will be low if the input voltage moves outside of that range.

The R1 and R2 voltage divider sets the upper window voltage, and the R3 and R4 voltage divider sets the lower voltage for the window. For the window comparator to function properly,  $V_{\rm H}$  must be a greater voltage than  $V_{\rm L}$ .

$$V_H = \frac{R2}{R1 + R2}$$
$$V_L = \frac{R4}{R3 + R4}$$

The  $2 \text{ k}\Omega$  resistor connects the input voltage to the input terminals to the op amps. This protects the OP281 from possible excess current flowing into the input stages of the devices. D1 and D2 are small-signal switching diodes (1N4446 or equivalent), and Q1 is a 2N2222 or equivalent NPN transistor.

REV. B –11–

#### **Low-Side Current Monitor**

In the design of power supply control circuits, a great deal of design effort is focused on ensuring a pass transistor's long-term reliability over a wide range of load current conditions. As a result, monitoring and limiting device power dissipation is of prime importance in these designs. Figure 7 shows an example of a 5 V, single-supply current monitor that can be incorporated into the design of a voltage regulator with fold-back current limiting or a high current power supply with crowbar protection. The design capitalizes on the OPx81's common-mode range that extends to ground. Current is monitored in the power supply return path where a 0.1  $\Omega$  shunt resistor, R<sub>SENSE</sub>, creates a very small voltage drop. The voltage at the inverting terminal becomes equal to the voltage at the noninverting terminal through the feedback of Q1, which is a 2N2222 or equivalent NPN transistor. This makes the voltage drop across R1 equal to the voltage drop across R<sub>SENSE</sub>. Therefore, the current through Q1 becomes directly proportional to the current through R<sub>SENSE</sub>, and the output voltage is given by:

$$V_{OUT} = V_{EE} - \left(\frac{R2}{R1} \times R_{SENSE} \times I_L\right)$$

The voltage drop across R2 increases with  $I_L$  increasing, so  $V_{OUT}$  decreases with higher supply current being sensed. For the element values shown, the  $V_{OUT}$  transfer characteristic is -2.5 V/A, decreasing from  $V_{EE}$ .



Figure 7. Low-Side Load Current Monitor

#### Low Voltage Half-Wave and Full-Wave Rectifiers

Because of its quick overdrive recovery time, an OP281 can be configured as a full-wave rectifier for low frequency (<500 Hz) applications. Figure 8 shows the schematic.



Figure 8. Single-Supply Full-Wave and Half-Wave Rectifiers Using an OP281



Figure 9. Full-Wave Rectified Signal

Amplifier A1 is used as a voltage follower that will track the input voltage only when it is greater than 0 V. This provides a half-wave rectification of the input signal to the noninverting terminal of amplifier A2. When A1's output is following the input, the inverting terminal of A2 will also follow the input from the virtual ground between the inverting and noninverting terminals of A2. With no potential difference across R1, no current flows through either R1 or R2, therefore the output of A2 will also follow the input. Now, when the input voltage goes below 0 V, the noninverting terminal of A2 becomes 0 V. This makes A2 work as an inverting amplifier with a gain of 1 and provides a full-wave rectified version of the input signal. A 2 k $\Omega$  resistor in series with A1's noninverting input protects the device when the input signal becomes less than ground.

#### Battery-Powered Telephone Headset Amplifier

Figure 10 shows how the OP281 can be used as a two-way amplifier in a telephone headset. One side of the OP281 can be used as an amplifier for the microphone, while the other side can be used to drive the speaker. A typical telephone headset uses a 600  $\Omega$  speaker and an electret microphone that requires a supply voltage and a biasing resistor.



Figure 10. Two-Way Amplifier in a Battery-Powered Telephone Headset

–12– REV. B

The OP281-A op amp provides about 29 dB of gain for audio signals coming from the microphone. The gain is set by the 300 k $\Omega$  and 11 k $\Omega$  resistors. The gain bandwidth product of the amplifier is 95 kHz, which, for the set gain of 28, yields a –3 dB rolloff at 3.4 kHz. This is acceptable since telephone audio is band limited for 300 kHz to 3 kHz signals. If higher gain is required for the microphone, an additional gain stage should be used, as adding any more gain to the OP281 would limit the audio bandwidth. A 2.2 k $\Omega$  resistor is used to bias the electret microphone. This resistor value may vary depending on the specifications on the microphone being used. The output of the microphone is accoupled to the noninverting terminal of the op amp. Two 1  $M\Omega$  resistors are used to provide the dc offset for single-supply use.

The OP281-B amplifier can provide up to 15 dB of gain for the headset speaker. Incoming audio signals are ac-coupled to a 10 k $\Omega$  potentiometer that is used to adjust the volume. Again, two 1 M $\Omega$  resistors provide the dc offset with a 1  $\mu$ F capacitor establishing an ac ground for the volume control potentiometer. Because the OP281 is a rail-to-rail output amplifier, it would have difficulty driving a 600  $\Omega$  speaker directly. Here, a class AB buffer is used to isolate the load from the amplifier and also provide the necessary current drive to the speaker. By placing the buffer in the feedback loop of the op amp, crossover distortion can be minimized. Q1 and Q2 should have minimum betas of 100. The  $600 \Omega$  speaker is ac-coupled to the emitters to prevent any quiescent current from flowing in the speaker. The 1 µF coupling capacitor makes an equivalent high-pass filter cutoff at 265 Hz with a 600  $\Omega$  load attached. Again, this does not pose a problem, as it is outside the frequency range for telephone audio signals.

The circuit in Figure 10 draws around 250  $\mu$ A of current. The class AB buffer has a quiescent current of 140  $\mu$ A while roughly 100  $\mu$ A is drawn by the microphone itself. A CR2032 3 V lithium battery has a life expectancy of 160 mA hours, which means this circuit could run continuously for 640 hours on a single battery.

#### SPICE Macro-Model

```
Single OPx81 Channel SPICE Macro-model
```

\* 9/96, Ver. 1

\* Copyright 1996 by Analog Devices

\*

\* Refer to "README.DOC" file for License Statement. Use of this

\* model indicates your acceptance of the terms and provisions in the

\* License Statement.

\* Node Assignments

```
* noninverting input

* | inverting input

* | positive supply

* | negative supply

* | | output

* | | | |

* | SUBCKT OPx81 1 2 99 50 45
```

\* INPUT STAGE

```
Q1 4 1 3 PIX
Q2 6 7 5 PIX
I1 99 8 1.28E-6
```

```
EOS
       7
               POLY(1) (12, 98) 80E-6 1
IOS
       1
           2
               1E-10
RC1
       4
          50
               500E3
RC2
       6
          50
               500E3
RE1
       3
           8
               108
       5
RE2
           8
               108
V1
      99
          13
               DC .9
V2
      99
          14
               DC .9
D1
      3
          13
               DX
       5
D2
          14
               DX
* CMRR 76dB,
               ZERO AT 1kHz
ECM1 11 98
               POLY(2) (1, 98) (2, 98) 0 .5 .5
       11 12
               1.59E6
R1
C1
       11 12
               100E-12
R2
       12 98
               283
* POLE AT 900kHz
EREF
      98
          0
               (90, 0)
                         1
       98 20
                         1E-6
G1
               (4, 6)
R3
       20 98
               1E6
C2
       20 98
               177E-15
* POLE AT 500kHz
E2
       21 98
               (20, 98)
                         1
R4
       21 22
               1E6
       22 98
C3
               320E-15
* GAIN STAGE
CF
      45
          40
               8. 5E-12
R5
      40
          98
               65.65E6
G3
      98
          40
               (22, 98)
                         4.08E-7
D3
      40
               DX
          41
D4
      42
          40
               DX
V3
      99
          41
               DC 0.5
V4
      42
         50
               DC 0.5
* OUTPUT STAGE
ISY
     99
          50
               1.375E-6
RS1
     99
          90
               10E6
RS2
     90
          50
               10E6
                   99
      45
               99
                         POX L=1.5u
M1
          46
                                      W = 300u
                  50
M2
     45
          47
               50
                        NOX L=1.5u
                                      W=300u
EG1
     99
               POLY(1)
          46
                         (98, 40) 0.77 1
EG2
     47
          50
               POLY(1)
                         (40, 98) \quad 0.77
* MODELS
.MODEL POX PMOS (LEVEL=2, KP=25E-6, VTO=-0.75,
LAMBDA=0.01)
.MODEL NOX NMOS (LEVEL=2, KP=25E-6, VTO=0.75,
LAMBDA=0.01)
.MODEL PIX PNP (BF=200)
.MODEL DX D(IS=1E-14)
.ENDS
```

#### **OUTLINE DIMENSIONS**

### 8-Lead Standard Small Outline Package [SOIC] Narrow Body

(R-8)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

#### 14-Lead Standard Small Outline Package [SOIC] Narrow Body

(R-14)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## 8-Lead Thin Shrink Small Outline Package [TSSOP] (RU-8)

Dimensions shown in millimeters



## 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14)

Dimensions shown in millimeters



**COMPLIANT TO JEDEC STANDARDS MO-153AB-1** 

–14– REV. B

# OP281/OP481

# **Revision History**

| Location                                                                 | Page      |
|--------------------------------------------------------------------------|-----------|
| 3/03—Data Sheet changed from REV. A to REV. B.                           |           |
| Changes to FEATURES                                                      | 1         |
| 2/03—Data Sheet changed from REV. 0 to REV. A.                           |           |
| Updated format                                                           | Universal |
| Deleted OP181                                                            | Universal |
| Updated package options                                                  | Universal |
| Deleted OP181 PIN CONFIGURATIONS                                         | 1         |
| Deleted Epoxy DIP PIN CONFIGURATIONS                                     | 1         |
| Changes to ABSOLUTE MAXIMUM RATINGS                                      | 5         |
| Changes to ORDERING GUIDE                                                | 5         |
| Changes to Input Offset Voltage                                          | 10        |
| Deleted former Figure 33                                                 | 10        |
| Deleted Overdrive Recovery Time section                                  | 11        |
| Deleted former Figure 36                                                 | 11        |
| Deleted 8-Lead and 14-Lead Plastic DIP (N-8 and N-14) OUTLINE DIMENSIONS | 14        |
| Updated OUTLINE DIMENSIONS                                               | 14        |

REV. B –15–